# Lab 1: Logic Gates

# ITI 1100 C - Digital Systems

**Winter 2016** 

# **School of Electrical Engineering and Computer Science**

**University of Ottawa** 

Course Coordinator: Dr. Ahmed Karmouch

Group # L2 Friday 31

Student Name and number # 8195614

Student Name and number # 8175627

Experiment Date: Friday February 5th, 2016

Submission Date: Friday February 26th, 2016

### **Objectives**

- Construct simple combinational logic circuits from a schematic.
- Experimentally determine the functional operation of simple combinational logic circuits.
- Identify equivalent logic gates to those produced by various circuit configurations from the resulting truth table.
- Connect various gates together to create simple logic functions.
- Analyse combinational logic circuits and predict their operation.
- Construct and test more complex combinational logic circuits.

### **Equipment & Components**

- Quartus II 13.0 Service-Pack 1
- Altera DE2-115 card

### **Circuit Diagrams**

Include screen-shots of schematic design diagrams which shows all gates and other components with pin names clearly

Clearly specify to which part or section the figure is belong to, by following same title/sub-title structure used in lab manual.

Clearly Name and number Circuit Diagrams

#### Example:

### Part I – Combinational Logic Circuits Construction



One-Chip Logic Circuit (Figure 5.1.1 from manual)



Two-Chip Logic Circuit (Figure 5.1.2 from manual)



Three-Chip Logic Circuit (Figure 5.1.3 from manual)



AND Circuit (Figure 5.1.6 from manual)



OR Circuit (Figure 5.1.7 from manual)



Multiple Output Circuit (Figure 5.1.8 from manual)

# **Experimental Data and Data Processing**

### Part I – Combinational Logic Circuits Construction

One Chip Logic Circuit



Figure 2 : Simulation output waveform of one chip circuit

Table 1 : Experimental data observed from MAX 7000 circuit board\*\*

| A | В | С | R |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

Two Chip Logic Circuit



Figure 3 : Simulation output waveform of two chip circuit

Table 2 : Experimental data observed from MAX 7000 circuit board

| A | В | С | D | U |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 | 1 |
| 1 | 0 | 1 | 0 | 1 |
| 1 | 0 | 1 | 1 | 1 |
| 1 | 1 | 0 | 0 | 1 |
| 1 | 1 | 0 | 1 | 1 |
| 1 | 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 0 |



Figure 4 : Simulation output waveform of three chip circuit

Table 3: Experimental data observed from MAX 7000 circuit board

| Α | В | К |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

Part II – Combinational Logic Circuits Analysis

#### AND Circuit



Figure 5 : Simulation output waveform of AND circuit

| A | В | С | D | v |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 0 |
| 0 | 0 | 1 | 0 | 0 |
| 0 | 0 | 1 | 1 | 0 |
| 0 | 1 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 0 | 0 |
| 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 |

#### **OR** Circuit



Figure 6 : Simulation output waveform of OR circuit

Table 5 : Experimental data observed from MAX 7000 circuit board

| A | В | С | Р |
|---|---|---|---|
| 0 | 0 | 0 | 0 |

| 0 | 0 | 1 | 0 |
|---|---|---|---|
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

#### Multiple Output Circuit



Figure 7: Simulation output waveform of Multiple Output circuit

Table 6: Experimental data observed from MAX 7000 circuit board

| Α | В | С | s | C <sub>o</sub> |
|---|---|---|---|----------------|
| 0 | 0 | 0 | 0 | 0              |
| 0 | 0 | 1 | 1 | 0              |
| 0 | 1 | 0 | 1 | 0              |
| 0 | 1 | 1 | 0 | 1              |
| 1 | 0 | 0 | 1 | 0              |
| 1 | 0 | 1 | 0 | 1              |
| 1 | 1 | 0 | 0 | 1              |
| 1 | 1 | 1 | 1 | 1              |

# Comparison of Theoretical Data and Experimental Data

#### Part I – Combinational Logic Circuits Construction

One Chip Logic Circuit

Table 1 : Experimental data observed from MAX 7000 circuit board\*\*

| A | В | С | Theoretical R | Actual R |
|---|---|---|---------------|----------|
| 0 | 0 | 0 | 0             | 0        |
| 0 | 0 | 1 | 1             | 1        |
| 0 | 1 | 0 | 1             | 1        |
| 0 | 1 | 1 | 1             | 1        |
| 1 | 0 | 0 | 1             | 1        |
| 1 | 0 | 1 | 1             | 1        |
| 1 | 1 | 0 | 1             | 1        |
| 1 | 1 | 1 | 1             | 1        |

### Two Chip Logic Circuit

Table 2 : Experimental data observed from MAX 7000 circuit board

| Α | В | С | D | Theoretical U | Actual U |
|---|---|---|---|---------------|----------|
| 0 | 0 | 0 | 0 | 1             | 1        |
| 0 | 0 | 0 | 1 | 1             | 1        |
| 0 | 0 | 1 | 0 | 1             | 1        |
| 0 | 0 | 1 | 1 | 1             | 1        |
| 0 | 1 | 0 | 0 | 1             | 1        |
| 0 | 1 | 0 | 1 | 1             | 1        |
| 0 | 1 | 1 | 0 | 1             | 1        |
| 0 | 1 | 1 | 1 | 1             | 1        |
| 1 | 0 | 0 | 0 | 1             | 1        |
| 1 | 0 | 0 | 1 | 1             | 1        |
| 1 | 0 | 1 | 0 | 1             | 1        |
| 1 | 0 | 1 | 1 | 1             | 1        |

| 1 | 1 | 0 | 0 | 1 | 1 |
|---|---|---|---|---|---|
| 1 | 1 | 0 | 1 | 1 | 1 |
| 1 | 1 | 1 | 0 | 1 | 1 |
| 1 | 1 | 1 | 1 | 0 | 0 |

#### Three Chip Logic Circuit

Table 3 : Experimental data observed from MAX 7000 circuit board

| A | В | Theoretical K | Actual K |
|---|---|---------------|----------|
| 0 | 0 | 1             | 1        |
| 0 | 1 | 0             | 0        |
| 1 | 0 | 0             | 0        |
| 1 | 1 | 1             | 1        |

## Part II – Combinational Logic Circuits Analysis

#### AND Circuit

Table 4 : Experimental data observed from MAX 7000 circuit board

| Α | В | С | D | Theoretical V | Actual V |
|---|---|---|---|---------------|----------|
| 0 | 0 | 0 | 0 | 0             | 0        |
| 0 | 0 | 0 | 1 | 0             | 0        |
| 0 | 0 | 1 | 0 | 0             | 0        |
| 0 | 0 | 1 | 1 | 0             | 0        |
| 0 | 1 | 0 | 0 | 0             | 0        |
| 0 | 1 | 0 | 1 | 0             | 0        |
| 0 | 1 | 1 | 0 | 1             | 1        |
| 0 | 1 | 1 | 1 | 1             | 1        |
| 1 | 0 | 0 | 0 | 0             | 0        |
| 1 | 0 | 0 | 1 | 0             | 0        |
| 1 | 0 | 1 | 0 | 0             | 0        |
| 1 | 0 | 1 | 1 | 0             | 0        |
| 1 | 1 | 0 | 0 | 0             | 0        |

| 1 | 1 | 0 | 1 | 0 | 0 |
|---|---|---|---|---|---|
| 1 | 1 | 1 | 0 | 1 | 1 |
| 1 | 1 | 1 | 1 | 1 | 1 |

#### OR Circuit

Table 5 : Experimental data observed from MAX 7000 circuit board

| Α | В | С | Theoretical P | Actual P |
|---|---|---|---------------|----------|
| 0 | 0 | 0 | 0             | 0        |
| 0 | 0 | 1 | 0             | 0        |
| 0 | 1 | 0 | 0             | 0        |
| 0 | 1 | 1 | 1             | 1        |
| 1 | 0 | 0 | 0             | 0        |
| 1 | 0 | 1 | 1             | 1        |
| 1 | 1 | 0 | 1             | 1        |
| 1 | 1 | 1 | 1             | 1        |

#### Multiple Output Circuit

Table 6 : Experimental data observed from MAX 7000 circuit board

| A | В | С | Theoretical S | Theoretical C <sub>o</sub> | Actual S | Actual C <sub>o</sub> |
|---|---|---|---------------|----------------------------|----------|-----------------------|
| 0 | 0 | 0 | 0             | 0                          | 0        | 0                     |
| 0 | 0 | 1 | 1             | 0                          | 1        | 0                     |
| 0 | 1 | 0 | 1             | 0                          | 1        | 0                     |
| 0 | 1 | 1 | 0             | 1                          | 0        | 1                     |
| 1 | 0 | 0 | 1             | 0                          | 1        | 0                     |
| 1 | 0 | 1 | 0             | 1                          | 0        | 1                     |
| 1 | 1 | 0 | 0             | 1                          | 0        | 1                     |
| 1 | 1 | 1 | 1             | 1                          | 1        | 1                     |

# **Discussion & Conclusions**

The objective of this lab was to observe logic gates when they are combined into a circuit. These circuits took inputs and provided useable outputs that had been logically manipulated. Our data that we found matched all of the expected data calculated from the prelab.